產(chǎn)品詳情

Number of ADC channels 2 Number of DAC channels 2 Digital audio interface DSP, I2S, L, R, TDM Control interface I2C, SPI Analog inputs 10 Analog outputs 7 Features Headset detect, Matrix mixing, Phase-locked loop (PLL), Stereo headphone amplifier Sampling rate (max) (kHz) 96 Rating Automotive ADC SNR (typ) (dB) 92 DAC SNR (typ) (dB) 102 Operating temperature range (°C) -40 to 85
Number of ADC channels 2 Number of DAC channels 2 Digital audio interface DSP, I2S, L, R, TDM Control interface I2C, SPI Analog inputs 10 Analog outputs 7 Features Headset detect, Matrix mixing, Phase-locked loop (PLL), Stereo headphone amplifier Sampling rate (max) (kHz) 96 Rating Automotive ADC SNR (typ) (dB) 92 DAC SNR (typ) (dB) 102 Operating temperature range (°C) -40 to 85
VQFN (RGZ) 48 49 mm2 7 x 7
  • Qualified for Automotive Applications
  • AEC-Q100 Qualified With the Following Results:
    • Device Temperature Grade 3: –40°C to 85°C
      Ambient Operating Temperature Range
    • Device HBM ESD Classification Level 1C
    • Device CDM ESD Classification Level C6
  • Stereo Audio DAC
    • 102-dBA Signal-to-Noise Ratio
    • 16-, 20-, 24-, or 32-Bit Data
    • Supports Rates From 8 kHz to 96 kHz
    • 3D, Bass, Treble, EQ, De-Emphasis Effects
    • Flexible Power Saving Modes and
      Performance are Available
  • Stereo Audio ADC
    • 92-dBA Signal-to-Noise Ratio
    • Supports Rates From 8 kHz to 96 kHz
    • Digital Signal Processing and Noise Filtering
      Available During Record
  • Ten Audio Input Pins
    • Programmable in Single-Ended or Fully
      Differential Configurations
    • 3-State Capability for Floating Input
      Configurations
  • Seven Audio Output Drivers
    • Stereo Fully Differential or Single-Ended
      Headphone Drivers
    • Fully Differential Stereo Line Outputs
    • Fully Differential Mono Output
  • Low Power: 15-mW Stereo 48-kHz Playback With
    3.3-V Analog Supply
  • Ultralow-Power Mode with Passive Analog Bypass
  • Programmable I/O Analog Gains
  • Programmable PLL for Flexible Clock Generation
  • Control Bus Selectable SPI or I2C
  • Audio Serial Data Bus Supports I2S, Left/Right-
    Justified, DSP, and TDM Modes
  • Power Supplies:
    • Analog: 2.7 V to 3.6 V
    • Digital Core: 1.65 V to 1.95 V
    • Digital I/O: 1.1 V to 3.6 V
  • Qualified for Automotive Applications
  • AEC-Q100 Qualified With the Following Results:
    • Device Temperature Grade 3: –40°C to 85°C
      Ambient Operating Temperature Range
    • Device HBM ESD Classification Level 1C
    • Device CDM ESD Classification Level C6
  • Stereo Audio DAC
    • 102-dBA Signal-to-Noise Ratio
    • 16-, 20-, 24-, or 32-Bit Data
    • Supports Rates From 8 kHz to 96 kHz
    • 3D, Bass, Treble, EQ, De-Emphasis Effects
    • Flexible Power Saving Modes and
      Performance are Available
  • Stereo Audio ADC
    • 92-dBA Signal-to-Noise Ratio
    • Supports Rates From 8 kHz to 96 kHz
    • Digital Signal Processing and Noise Filtering
      Available During Record
  • Ten Audio Input Pins
    • Programmable in Single-Ended or Fully
      Differential Configurations
    • 3-State Capability for Floating Input
      Configurations
  • Seven Audio Output Drivers
    • Stereo Fully Differential or Single-Ended
      Headphone Drivers
    • Fully Differential Stereo Line Outputs
    • Fully Differential Mono Output
  • Low Power: 15-mW Stereo 48-kHz Playback With
    3.3-V Analog Supply
  • Ultralow-Power Mode with Passive Analog Bypass
  • Programmable I/O Analog Gains
  • Programmable PLL for Flexible Clock Generation
  • Control Bus Selectable SPI or I2C
  • Audio Serial Data Bus Supports I2S, Left/Right-
    Justified, DSP, and TDM Modes
  • Power Supplies:
    • Analog: 2.7 V to 3.6 V
    • Digital Core: 1.65 V to 1.95 V
    • Digital I/O: 1.1 V to 3.6 V

The TLV320AIC3106-Q1 is a low-power stereo audio codec with stereo headphone amplifier, as well as multiple inputs and outputs programmable in single-ended or fully differential configurations. Extensive register-based power control is included, enabling stereo 48-kHz DAC playback as low as 15 mW from a 3.3-V analog supply, making it ideal for car audio applications in cluster and head unit systems.

The record path of the TLV320AIC3106-Q1 contains integrated microphone bias, digitally controlled stereo microphone preamplifier, and automatic gain control (AGC), with mix and mux capability among the multiple analog inputs. Programmable filters are available during record which can remove audible noise that can occur in unpredictable environments, such as when an eCall system is activated. The playback path includes mix and mux capability from the stereo DAC and selected inputs, through programmable volume controls, to the various outputs.

The TLV320AIC3106-Q1 contains four high-power output drivers as well as three fully differential output drivers. The high-power output drivers are capable of driving a variety of load configurations, including up to four channels of single-ended 16-Ω headphones using AC-coupling capacitors, or stereo 16-Ω headphones in a capacitorless output configuration. These parameters enable the TLV320AIC3106-Q1 to act as an interface from the MCU to the speaker amplifiers, such as the TPA3111D1-Q1, in various audio applications in infotainment and clusters.

The stereo audio DAC supports sampling rates from 8 kHz to 96 kHz and includes programmable digital filtering in the DAC path for 3D, bass, treble, midrange effects, speaker equalization, and de-emphasis for 32-kHz, 44.1-kHz, and 48-kHz rates. The stereo audio ADC supports sampling rates from 8 kHz to 96 kHz and is preceded by programmable gain amplifiers or AGC that can provide up to 59.5-dB analog gain for low-level microphone inputs. The TLV320AIC3106-Q1 provides an extremely high range of programmability for both attack (8 ms to 1408 ms) and for decay (0.05 s to 22.4 s). This extended AGC range allows the AGC to be tuned for many types of applications.

The serial control bus supports SPI or I2C protocols, while the serial audio data bus is programmable for I2S, left/right-justified, DSP, or TDM modes. A highly programmable PLL is included for flexible clock generation and support for all standard audio rates from a wide range of available MCLKs, varying from 512 kHz to 50 MHz, with special attention paid to the most popular cases of 12-MHz, 13-MHz, 16-MHz, 19.2-MHz, and 19.68-MHz system clocks.

The TLV320AIC3106-Q1 operates from an analog supply of 2.7 V to 3.6 V, a digital core supply of 1.65 V to 1.95 V, and a digital I/O supply of 1.1 V to 3.6 V. The device is available in the 7-mm × 7-mm, 48-lead VQFN (RGZ) package.

The TLV320AIC3106-Q1 is a low-power stereo audio codec with stereo headphone amplifier, as well as multiple inputs and outputs programmable in single-ended or fully differential configurations. Extensive register-based power control is included, enabling stereo 48-kHz DAC playback as low as 15 mW from a 3.3-V analog supply, making it ideal for car audio applications in cluster and head unit systems.

The record path of the TLV320AIC3106-Q1 contains integrated microphone bias, digitally controlled stereo microphone preamplifier, and automatic gain control (AGC), with mix and mux capability among the multiple analog inputs. Programmable filters are available during record which can remove audible noise that can occur in unpredictable environments, such as when an eCall system is activated. The playback path includes mix and mux capability from the stereo DAC and selected inputs, through programmable volume controls, to the various outputs.

The TLV320AIC3106-Q1 contains four high-power output drivers as well as three fully differential output drivers. The high-power output drivers are capable of driving a variety of load configurations, including up to four channels of single-ended 16-Ω headphones using AC-coupling capacitors, or stereo 16-Ω headphones in a capacitorless output configuration. These parameters enable the TLV320AIC3106-Q1 to act as an interface from the MCU to the speaker amplifiers, such as the TPA3111D1-Q1, in various audio applications in infotainment and clusters.

The stereo audio DAC supports sampling rates from 8 kHz to 96 kHz and includes programmable digital filtering in the DAC path for 3D, bass, treble, midrange effects, speaker equalization, and de-emphasis for 32-kHz, 44.1-kHz, and 48-kHz rates. The stereo audio ADC supports sampling rates from 8 kHz to 96 kHz and is preceded by programmable gain amplifiers or AGC that can provide up to 59.5-dB analog gain for low-level microphone inputs. The TLV320AIC3106-Q1 provides an extremely high range of programmability for both attack (8 ms to 1408 ms) and for decay (0.05 s to 22.4 s). This extended AGC range allows the AGC to be tuned for many types of applications.

The serial control bus supports SPI or I2C protocols, while the serial audio data bus is programmable for I2S, left/right-justified, DSP, or TDM modes. A highly programmable PLL is included for flexible clock generation and support for all standard audio rates from a wide range of available MCLKs, varying from 512 kHz to 50 MHz, with special attention paid to the most popular cases of 12-MHz, 13-MHz, 16-MHz, 19.2-MHz, and 19.68-MHz system clocks.

The TLV320AIC3106-Q1 operates from an analog supply of 2.7 V to 3.6 V, a digital core supply of 1.65 V to 1.95 V, and a digital I/O supply of 1.1 V to 3.6 V. The device is available in the 7-mm × 7-mm, 48-lead VQFN (RGZ) package.

下載 觀看帶字幕的視頻 視頻

您可能感興趣的相似產(chǎn)品

功能與比較器件相同,且具有相同引腳
TLV320AIC3106 正在供貨 具有 10 個輸入、7 個輸出、耳機放大器和增強數(shù)字效果的低功耗立體聲編解碼器 Catalog version

技術(shù)文檔

star =有關(guān)此產(chǎn)品的 TI 精選熱門文檔
未找到結(jié)果。請清除搜索并重試。
查看全部 9
頂層文檔 類型 標(biāo)題 格式選項 下載最新的英語版本 日期
* 數(shù)據(jù)表 TLV320AIC3106-Q1 Low-Power Stereo Audio Codec For Infotainment and Cluster 數(shù)據(jù)表 (Rev. C) PDF | HTML 2016年 6月 28日
用戶指南 TLV320AIC310xEVM 控制軟件快速入門指南 (Rev. A) PDF | HTML 英語版 (Rev.A) PDF | HTML 2022年 7月 1日
應(yīng)用手冊 Out-of-Band Noise Measurement Issues for Audio Devices (Rev. A) 2019年 12月 31日
技術(shù)文章 How to save space and BOM costs by sharing microphones across automotive subsystem PDF | HTML 2019年 10月 31日
應(yīng)用手冊 Audio Serial Interface Configurations for Audio Codecs (Rev. A) 2019年 6月 27日
應(yīng)用手冊 Using the MSP430 Launchpad as a Standalone I2C Host for Audio Products (Rev. A) 2013年 10月 28日
應(yīng)用手冊 Solving Enumeration Errors in USB Audio DAC and CODEC Designs 2009年 10月 30日
應(yīng)用手冊 Configuring I2S to Generate BCLK from Codec Devices & WCLK from McBSP Port 2009年 7月 8日
應(yīng)用手冊 Using TLV320AIC3x Digital Audio Data Serial Interface w/TDM Support 2006年 7月 5日

設(shè)計與開發(fā)

如需其他信息或資源,請點擊以下任一標(biāo)題進入詳情頁面查看(如有)。

計算工具

SLAR163 Audio CODEC/ADC PLL Calculator

支持的產(chǎn)品和硬件

支持的產(chǎn)品和硬件

模擬工具

PSPICE-FOR-TI — PSpice? for TI 設(shè)計和仿真工具

PSpice? for TI 可提供幫助評估模擬電路功能的設(shè)計和仿真環(huán)境。此功能齊全的設(shè)計和仿真套件使用 Cadence? 的模擬分析引擎。PSpice for TI 可免費使用,包括業(yè)內(nèi)超大的模型庫之一,涵蓋我們的模擬和電源產(chǎn)品系列以及精選的模擬行為模型。

借助?PSpice for TI 的設(shè)計和仿真環(huán)境及其內(nèi)置的模型庫,您可對復(fù)雜的混合信號設(shè)計進行仿真。創(chuàng)建完整的終端設(shè)備設(shè)計和原型解決方案,然后再進行布局和制造,可縮短產(chǎn)品上市時間并降低開發(fā)成本。?

在?PSpice for TI 設(shè)計和仿真工具中,您可以搜索 TI (...)
封裝 引腳 CAD 符號、封裝和 3D 模型
VQFN (RGZ) 48 Ultra Librarian

訂購和質(zhì)量

包含信息:
  • RoHS
  • REACH
  • 器件標(biāo)識
  • 引腳鍍層/焊球材料
  • MSL 等級/回流焊峰值溫度
  • MTBF/時基故障估算
  • 材料成分
  • 鑒定摘要
  • 持續(xù)可靠性監(jiān)測
包含信息:
  • 制造廠地點
  • 封裝廠地點

推薦產(chǎn)品可能包含與 TI 此產(chǎn)品相關(guān)的參數(shù)、評估模塊或參考設(shè)計。

支持和培訓(xùn)

視頻